mirror of
https://gitee.com/Vancouver2017/luban-lite-t3e-pro.git
synced 2025-12-14 18:38:55 +00:00
254 lines
6.4 KiB
C
254 lines
6.4 KiB
C
/*
|
|
* Copyright (c) 2022, Artinchip Technology Co., Ltd
|
|
*
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
*/
|
|
|
|
#include <stdint.h>
|
|
#include <aic_core.h>
|
|
#include "aic_hal_clk.h"
|
|
|
|
#define to_clk_multi_parent(_hw) \
|
|
container_of(_hw, struct aic_clk_multi_parent_cfg, comm)
|
|
|
|
static int
|
|
clk_multi_parent_enable_and_deassert_rst(struct aic_clk_comm_cfg *comm_cfg)
|
|
{
|
|
struct aic_clk_multi_parent_cfg *mod = to_clk_multi_parent(comm_cfg);
|
|
u32 val;
|
|
|
|
/* enbale clk */
|
|
val = readl(cmu_reg(mod->offset_reg));
|
|
|
|
if (mod->mod_gate_bit >= 0)
|
|
val |= (1 << mod->mod_gate_bit);
|
|
if (mod->bus_gate_bit >= 0)
|
|
val |= (1 << mod->bus_gate_bit);
|
|
|
|
writel(val, cmu_reg(mod->offset_reg));
|
|
|
|
aicos_udelay(30);
|
|
|
|
/* deassert rst */
|
|
val = readl(cmu_reg(mod->offset_reg));
|
|
|
|
val |= (1 << MOD_RSTN);
|
|
|
|
writel(val, cmu_reg(mod->offset_reg));
|
|
|
|
aicos_udelay(30);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void
|
|
clk_multi_parent_disable_and_assert_rst(struct aic_clk_comm_cfg *comm_cfg)
|
|
{
|
|
struct aic_clk_multi_parent_cfg *mod = to_clk_multi_parent(comm_cfg);
|
|
u32 val;
|
|
|
|
/* assert rst */
|
|
val = readl(cmu_reg(mod->offset_reg));
|
|
|
|
val &= ~(1 << MOD_RSTN);
|
|
|
|
writel(val, cmu_reg(mod->offset_reg));
|
|
|
|
aicos_udelay(30);
|
|
|
|
/* disbale clk */
|
|
val = readl(cmu_reg(mod->offset_reg));
|
|
|
|
if (mod->mod_gate_bit >= 0)
|
|
val &= ~(1 << mod->mod_gate_bit);
|
|
if (mod->bus_gate_bit >= 0)
|
|
val &= ~(1 << mod->bus_gate_bit);
|
|
|
|
writel(val, cmu_reg(mod->offset_reg));
|
|
|
|
aicos_udelay(30);
|
|
}
|
|
|
|
|
|
|
|
|
|
static int clk_multi_parent_enable(struct aic_clk_comm_cfg *comm_cfg)
|
|
{
|
|
struct aic_clk_multi_parent_cfg *mod = to_clk_multi_parent(comm_cfg);
|
|
u32 val;
|
|
|
|
val = readl(cmu_reg(mod->offset_reg));
|
|
|
|
if (mod->mod_gate_bit >= 0)
|
|
val |= (1 << mod->mod_gate_bit);
|
|
if (mod->bus_gate_bit >= 0)
|
|
val |= (1 << mod->bus_gate_bit);
|
|
|
|
writel(val, cmu_reg(mod->offset_reg));
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void clk_multi_parent_disable(struct aic_clk_comm_cfg *comm_cfg)
|
|
{
|
|
struct aic_clk_multi_parent_cfg *mod = to_clk_multi_parent(comm_cfg);
|
|
u32 val;
|
|
|
|
val = readl(cmu_reg(mod->offset_reg));
|
|
|
|
if (mod->mod_gate_bit >= 0)
|
|
val &= ~(1 << mod->mod_gate_bit);
|
|
if (mod->bus_gate_bit >= 0)
|
|
val &= ~(1 << mod->bus_gate_bit);
|
|
|
|
writel(val, cmu_reg(mod->offset_reg));
|
|
}
|
|
|
|
static int clk_multi_parent_mod_is_enable(struct aic_clk_comm_cfg *comm_cfg)
|
|
{
|
|
struct aic_clk_multi_parent_cfg *mod = to_clk_multi_parent(comm_cfg);
|
|
u32 val, mod_gate, bus_gate;
|
|
|
|
val = readl(cmu_reg(mod->offset_reg));
|
|
if (mod->mod_gate_bit >= 0)
|
|
mod_gate = val & (1 << mod->mod_gate_bit);
|
|
else
|
|
mod_gate = 1;
|
|
if (mod->bus_gate_bit >= 0)
|
|
bus_gate = val & (1 << mod->bus_gate_bit);
|
|
else
|
|
bus_gate = 1;
|
|
|
|
if (mod_gate && bus_gate)
|
|
return 1;
|
|
|
|
return 0;
|
|
}
|
|
|
|
static unsigned long
|
|
clk_multi_parent_mod_recalc_rate(struct aic_clk_comm_cfg *comm_cfg,
|
|
unsigned long parent_rate)
|
|
{
|
|
unsigned long rate, div0 = 0;
|
|
struct aic_clk_multi_parent_cfg *mod = to_clk_multi_parent(comm_cfg);
|
|
|
|
div0 = (readl(cmu_reg(mod->offset_reg)) >> mod->div0_bit) &
|
|
mod->div0_mask;
|
|
rate = parent_rate / (div0 + 1);
|
|
|
|
#ifdef FPGA_BOARD_ARTINCHIP
|
|
rate = fpga_board_rate[mod->id];
|
|
#endif
|
|
return rate;
|
|
}
|
|
|
|
static void try_best_divider(u32 rate, u32 parent_rate, u32 max_div0, u32 *div0)
|
|
{
|
|
u32 tmp, i, min_delta = U32_MAX, best_div0 = 0;
|
|
|
|
for (i = 1; i <= max_div0; i++) {
|
|
tmp = i * rate;
|
|
if (parent_rate == tmp) {
|
|
best_div0 = i;
|
|
goto __out;
|
|
}
|
|
|
|
if (abs(parent_rate - tmp) < min_delta) {
|
|
min_delta = abs(parent_rate - tmp);
|
|
best_div0 = i;
|
|
}
|
|
}
|
|
|
|
__out:
|
|
*div0 = best_div0;
|
|
}
|
|
|
|
static long clk_multi_parent_mod_round_rate(struct aic_clk_comm_cfg *comm_cfg,
|
|
unsigned long rate,
|
|
unsigned long *prate)
|
|
{
|
|
u32 rrate, parent_rate;
|
|
u32 div0 = 0;
|
|
|
|
struct aic_clk_multi_parent_cfg *mod = to_clk_multi_parent(comm_cfg);
|
|
|
|
parent_rate = *prate;
|
|
try_best_divider(rate, parent_rate, mod->div0_mask + 1, &div0);
|
|
|
|
rrate = parent_rate / div0;
|
|
|
|
#ifdef FPGA_BOARD_ARTINCHIP
|
|
rrate = fpga_board_rate[mod->id];
|
|
#endif
|
|
return rrate;
|
|
}
|
|
|
|
static int clk_multi_parent_mod_set_rate(struct aic_clk_comm_cfg *comm_cfg,
|
|
unsigned long rate,
|
|
unsigned long parent_rate)
|
|
{
|
|
struct aic_clk_multi_parent_cfg *mod = to_clk_multi_parent(comm_cfg);
|
|
u32 val;
|
|
u32 div0 = 0;
|
|
|
|
val = readl(cmu_reg(mod->offset_reg));
|
|
try_best_divider(rate, parent_rate, mod->div0_mask + 1, &div0);
|
|
val &= ~(mod->div0_mask << mod->div0_bit);
|
|
val |= ((div0 - 1) << mod->div0_bit);
|
|
|
|
writel(val, cmu_reg(mod->offset_reg));
|
|
return 0;
|
|
}
|
|
|
|
static unsigned int clk_multi_parent_mod_get_parent(struct aic_clk_comm_cfg *comm_cfg)
|
|
{
|
|
struct aic_clk_multi_parent_cfg *mod = to_clk_multi_parent(comm_cfg);
|
|
u32 index =
|
|
(readl(cmu_reg(mod->offset_reg)) >> mod->mux_bit) & mod->mux_mask;
|
|
|
|
if (index < mod->num_parents)
|
|
return mod->parent_ids[index];
|
|
else
|
|
return 0;
|
|
}
|
|
|
|
static int clk_multi_parent_mod_set_parent(struct aic_clk_comm_cfg *comm_cfg,
|
|
unsigned int parent_id)
|
|
{
|
|
struct aic_clk_multi_parent_cfg *mod = to_clk_multi_parent(comm_cfg);
|
|
u32 val;
|
|
u32 i;
|
|
u32 index = 0xFFFF;
|
|
|
|
for (i = 0; i < mod->num_parents; i++) {
|
|
if (parent_id == mod->parent_ids[i]) {
|
|
index = i;
|
|
break;
|
|
}
|
|
}
|
|
|
|
if (index == 0xFFFF) {
|
|
return -1;
|
|
}
|
|
|
|
val = readl(cmu_reg(mod->offset_reg));
|
|
val &= ~(mod->mux_mask << mod->mux_bit);
|
|
val |= index << mod->mux_bit;
|
|
writel(val, cmu_reg(mod->offset_reg));
|
|
|
|
return 0;
|
|
}
|
|
|
|
const struct aic_clk_ops aic_clk_multi_parent_ops = {
|
|
.enable = clk_multi_parent_enable,
|
|
.disable = clk_multi_parent_disable,
|
|
.is_enabled = clk_multi_parent_mod_is_enable,
|
|
.recalc_rate = clk_multi_parent_mod_recalc_rate,
|
|
.round_rate = clk_multi_parent_mod_round_rate,
|
|
.set_rate = clk_multi_parent_mod_set_rate,
|
|
.set_parent = clk_multi_parent_mod_set_parent,
|
|
.get_parent = clk_multi_parent_mod_get_parent,
|
|
.enable_clk_deassert_rst = clk_multi_parent_enable_and_deassert_rst,
|
|
.disable_clk_assert_rst = clk_multi_parent_disable_and_assert_rst,
|
|
};
|